

Compilers course

Masters in Informatics and Computing Engineering (MIEIC), 3rd Year



João M. P. Cardoso



Dep. de Engenharia Informática Faculdade de Engenharia (FEUP), Universidade do Porto, Porto, Portugal Email:jmpc@acm.org

#### **Problem**

- How to generate assembly code given a low level intermediate representation?
- Not optimized:
  - Local variables and function parameters all assigned to distinct stack positions
- > Optimized:
  - Sharing of relative stack positions by two or more local variables
  - Utilization of registers from the register file of the target microprocessor to accommodate local variables
  - •



 $y=Q_*X_*X+P_*X+C;$ 



y=a\*x\*x+b\*x+c;

#### Variables:

- > a
- > b
- ×
- > C
- > y



y=a\*x\*x+b\*x+c;

Variables: relative position to \$sp

- > a: 0
- > b: 4
- > x: 8
- > c: 12
- > y: 16



 $y=a^*x^*x+b^*x+c;$ 

Begin by leaves:

Iw \$t0, 4(\$sp)





A = A \* A \* A + A \* A + C

Iw \$t0, 4(\$sp)

Iw \$11, 8(\$sp)

Relative position to \$sp a: 0 b: 4 x: 8 c: 12 y: 16 IR



y=a\*x\*x+b\*x+c;

lw \$t0, 4(\$sp) lw \$t1, 8(\$sp) mult \$t2, \$t1, \$t0

Relative position to \$sp a: 0 b: 4 x: 8 c: 12 y: 16 IR



A = A \* A \* A + A \* A + C

Iw \$t0, 4(\$sp) Iw \$11, 8(\$sp) mult \$t2, \$t1, \$t0 Iw \$t3, 8(\$sp)



a: 0

b: 4

x: 8

c: 12

y: 16

Relative
position to
\$sp
a: 0
b: 4
x: 8
c: 12
y: 16

y=a\*x\*x+b\*x+c;

Iw \$t0, 4(\$sp)
Iw \$t1, 8(\$sp)
mult \$t2, \$t1, \$t0
Iw \$t3, 8(\$sp)

Iw \$t4, 8(\$sp)



 $y=a_{x}x_{x}+p_{x}x+c;$ 

Iw \$t0, 4(\$sp)

Iw \$11, 8(\$sp)

mult \$t2, \$t1, \$t0

Iw \$t3, 8(\$sp)

Iw \$t4, 8(\$sp)

mult \$t5, \$t3, \$t4



Relative position to \$sp

a: 0

b: 4

x: 8

c: 12

y=a\*x\*x+b\*x+c;

Iw \$t0, 4(\$sp)

Iw \$11, 8(\$sp)

mult \$t2, \$t1, \$t0

Iw \$t3, 8(\$sp)

Iw \$t4, 8(\$sp)

mult \$t5, \$t3, \$t4

Iw \$t6, 0(\$sp)



Relative position to \$sp

a: 0

b: 4

x: 8

c: 12

Relative position to \$sp a: 0 b: 4

x: 8

c: 12

y: 16

y=a\*x\*x+b\*x+c;

lw \$t0, 4(\$sp)

Iw \$11, 8(\$sp)

mult \$t2, \$t1, \$t0

Iw \$t3, 8(\$sp)

Iw \$t4, 8(\$sp)

mult \$t5, \$t3, \$t4

Iw \$t6, 0(\$sp)

mult \$t7, \$t5, \$t6



Relative position to \$sp a: 0 b: 4 x: 8

c: 12

y=Q\*x\*x+b\*x+c;

lw \$t0, 4(\$sp)

lw \$11, 8(\$sp)

mult \$t2, \$t1, \$t0

Iw \$t3, 8(\$sp)

Iw \$t4, 8(\$sp)

mult \$t5, \$t3, \$t4

Iw \$t6, 0(\$sp)

mult \$17, \$15, \$16

Add \$t8, \$t7, \$t2



 $y=Q_*X_*X+p_*X+C;$ 

Iw \$t0, 4(\$sp) lw \$11, 8(\$sp) mult \$t2, \$t1, \$t0 Iw \$t3, 8(\$sp) lw \$t4, 8(\$sp) mult \$t5, \$t3, \$t4 Iw \$t6, 0(\$sp) mult \$17, \$15, \$16 Add \$18, \$17, \$12

lw \$t9, 12(\$sp)



Relative position to \$sp

a: 0

b: 4

x: 8

c: 12

Relative position to \$sp a: 0 b: 4

x: 8

c: 12

y: 16

 $\lambda = Q_*X_*X + P_*X + C$ 

Iw \$t0, 4(\$sp) Iw \$11, 8(\$sp) mult \$t2, \$t1, \$t0 Iw \$t3, 8(\$sp) Iw \$t4, 8(\$sp) mult \$t5, \$t3, \$t4 Iw \$16, 0(\$sp) mult \$17, \$15, \$16 Add \$t8, \$t7, \$t2

Iw \$t9, 12(\$sp)

Add \$110, \$18, \$19

Low-level IR sp <\$t9> <\$t8> ld 12 sp Ld 0 Ld 8 Ld 4 Ld 8 Ld 8 sp sp sp sp sp

 $\lambda = Q_*X_*X + P_*X + C$ ;

lw \$t0, 4(\$sp) lw \$11, 8(\$sp) mult \$t2, \$t1, \$t0 lw \$t3, 8(\$sp) Iw \$t4, 8(\$sp) mult \$t5, \$t3, \$t4 Iw \$16, 0(\$sp) mult \$17, \$15, \$16 Add \$18, \$17, \$12 lw \$t9, 12(\$sp) Add \$110, \$18, \$19 Sw \$110, 16(\$sp)

a: 0 b: 4 x: 8 c: 12 y: 16



Relative position to \$sp

 $A = A \times A + A \times A + C$ 

lw \$t0, 4(\$sp) lw \$11, 8(\$sp) mult \$t2, \$t1, \$t0 lw \$13, 8(\$sp) lw \$t4, 8(\$sp) mult \$t5, \$t3, \$t4 Iw \$16, 0(\$sp) mult \$17, \$15, \$16 add \$t8, \$t7, \$t2 lw \$t9, 12(\$sp) add \$110, \$18, \$19 sw \$110, 16(\$sp)

st 16 Low-level 11 registers IR **\$t to store** sp temporary values ld 12 (MIPS has 10 registers \$t) sp Ld 0 Ld 8 Ld 4 Ld 8 Ld 8 sp sp sp sp sp

a: 0

b: 4

x: 8

c: 12

y: 16

Relative position to \$sp a: 0 b: 4 x: 8 c: 12 y: 16

y=a\*x\*x+p\*x+c;

Solution using less registers \$t to store temporary values?

Ld 8

sp



Relative position to \$sp a: 0 b: 4

> y = a \* x \* x + b \* x + c;

c: 12 y: 16

x: 8

- > Iw \$t0, 4(\$sp)
- > Iw \$11, 8(\$sp)
- > mult \$t?, \$t1, \$t0

Result can be stored in \$11 or in \$10

Ld 8

sp



- $\rightarrow$   $A=Q_*X_*X+P_*X+C$ ;
- > Iw \$t0, 4(\$sp)
- > lw \$11, 8(\$sp)
- > mult \$t0, \$t1, \$t0

Relative position to \$sp a: 0 b: 4 x: 8 c: 12 y: 16 st 16



Relative position to \$sp

a: 0

b: 4

x: 8

c: 12

y: 16

Iw \$t0, 4(\$sp)
Iw \$t1, 8(\$sp)
mult \$t0, \$t1, \$t0
Iw \$t1, 8(\$sp)
Iw \$t2, 8(\$sp)
mult \$t1, \$t1, \$t2
Iw \$t2, 0(\$sp)
mult \$t1, \$t1, \$t2
add \$t0, \$t1, \$t0
Iw \$t1, 12(\$sp)
add \$t0, \$t0, \$t1

sw \$t0, 16(\$sp)



# Code Generation Sequence

- Tree-based IR
  - Sethi-Ullman Algorithm (see Dragon, Tiger, Books)
- DAG-based IR
- > See slides from José Nelson Amaral:
  - http://www.cs.ualberta.ca/~amaral/courses/680/webslides/T6-CodeGeneration/index.htm

## **Not Optimized**

- Stack accesses require more clock cycles than accesses to internal microprocessor registers
- Utilization of the stack to all the local variables requires more instructions

- > Use of templates to generate assembly code for:
  - If-then and if-then-else constructs
  - Loops

Templates for If-then and if-then-else constructs

Templates for loops

```
for(stmt1;test;stmt2)
                                    <stmt1>
  body
                         lab init: <test>
                                   boper ..., lab_true
                                    jump lab_end
                         lab_true:
                                    <body>
                                    <stmt2>
                                    jump lab_init
                         lab_end:
```

Templates for loops

```
for(stmt1;test;stmt2) body
```

Templates for loops

```
for(stmt1;test;stmt2) body
```

- Sequence of instructions
  - It has impact on registers needed, stack depth, etc.
  - Dealing with pipelining needs instruction scheduling

#### **Hints for Code Generator**

- Go down slowly and step-by-step in the abstraction level: use the number of stages you need:
  - Even if each stage does only one thing!
  - Easier to debug, easier to handle the problems
- Mantain the abstraction level consistent
  - IR must mantain the semantic correct everytime!
  - One may need to do optimizations between stages
- Use assertions
  - An assertion to verify some condition that should apply
  - They help to find bugs

#### Hints for Code Generator

- > Start doing simple code generation, even if naif
  - Ok to generate: 0 + 1\*x + 0\*y
- > The runtime library is our friend!
  - Do not try to generate assembly code when there exist library routines with the same functionality
  - Example: malloc

#### Hints for Code Generator

- > Remember that the optimizations come later
  - It is the role of the optimizer to perform the optimizations
  - Think that the optimizer needs to restructure the code according to the portfolio of optimizations it integrates
  - Examples: register allocation, algebraic simplifications, constant propagations
- Use a good test infrastructure
  - Regressive Test
    - If a program originates a bug then add it to the test suite
  - Use makefiles
    - to execute automatically the compiler under development over the test suite and to verify if all of the examples in the test suite pass in the tests (it can imply the use of a simulator of the target architecture)
  - Use the best software engineering practices

Code Generation Example

# TARGETING THE JVM

# Targeting the JVM

- Instruction Selection does not require complex algorithms
- JVM instructions have very few tree patterns with overlapping
- We can use a Naive/Canonical Generation prioritizing the use of JVM instructions that cover the largest number of tree nodes
  - Example, considering that variable "i" is assigned to JVM local variable "3"

























```
Javac generates
(stack depth=3):
iload_0
iload_1
imul
iload_1
imul
iload_2
iload_1
imul
iadd
iload_3
iadd
istore 4
```

- Uses an operand stack and a table of local variables
- Content on top positions of operand stack must be according to the needed operands foreach operation
  - E.g., iadd requires the top two operands on the stack